作者
Li Zhao, Ravi Iyer, Ramesh Illikkal, Don Newell
发表日期
2007/10/7
研讨会论文
2007 25th International Conference on Computer Design
页码范围
55-62
出版商
IEEE
简介
As dual-core and quad-core processors arrive in the marketplace, the momentum behind CMP architectures continues to grow strong. As more and more cores/threads are placed on-die, the pressure on the memory subsystem is rapidly increasing. To address this issue, we explore DRAM cache architectures for CMP platforms. In this paper, we investigate the impact of introducing a low latency, large capacity and high bandwidth DRAM-based cache between the last level SRAM cache and memory subsystem. We first show the potential benefits of large DRAM caches for key commercial server workloads. As the primary hurdle to achieving these benefits with DRAM caches is the tag space overheads associated with them, we identify the most efficient DRAM cache organization and investigate various options. Our results show that the combination of 8-bit partial tags and 2-way sectoring achieves the highest …
引用总数
20062007200820092010201120122013201420152016201720182019202020212022202320241111751012131814128573111
学术搜索中的文章
L Zhao, R Iyer, R Illikkal, D Newell - 2007 25th International Conference on Computer …, 2007