作者
Renato Mancuso, Roman Dudko, Emiliano Betti, Marco Cesati, Marco Caccamo, Rodolfo Pellizzoni
发表日期
2013/4/9
研讨会论文
2013 IEEE 19th Real-Time and Embedded Technology and Applications Symposium (RTAS)
页码范围
45-54
出版商
IEEE
简介
Multi-core architectures are shaking the fundamental assumption that in real-time systems the WCET, used to analyze the schedulability of the complete system, is calculated on individual tasks. This is not even true in an approximate sense in a modern multi-core chip, due to interference caused by hardware resource sharing. In this work we propose (1) a complete framework to analyze and profile task memory access patterns and (2) a novel kernel-level cache management technique to enforce an efficient and deterministic cache allocation of the most frequently accessed memory areas. In this way, we provide a powerful tool to address one of the main sources of interference in a system where the last level of cache is shared among two or more CPUs. The technique has been implemented on commercial hardware and our evaluations show that it can be used to significantly improve the predictability of a given …
引用总数
2013201420152016201720182019202020212022202320246282329272433262619186
学术搜索中的文章
R Mancuso, R Dudko, E Betti, M Cesati, M Caccamo… - 2013 IEEE 19th Real-Time and Embedded Technology …, 2013