作者
Neil J Howard, Andrew M Tyrrell, Nigel M Allinson
发表日期
1994/3
期刊
IEEE Transactions on Very Large Scale Integration (VLSI) Systems
卷号
2
期号
1
页码范围
115-123
出版商
IEEE
简介
The fine granularity and reconfigurable nature of field-programmable gate arrays (FPGA's) suggest that defect-tolerant methods can be readily applied to these devices in order to increase their maximum economic sizes, through increased yield. This paper identifies the inability to contain faults within single cells and the need for fast reconfiguration as the key obstacles to obtaining a significant increase in yield. Monte Carlo defect modeling of the photolithographic layers of VLSI FPGA's is used as a foundation for the yield modeling of various defect-tolerant architectures. Results suggest that a medium-grain architecture is the best solution, offering a substantial increase in size without significant side effects. This architecture is shown to produce greater gate densities than the alternative approach of realizing ultralarge scale FPGA's-multichip modules.< >
引用总数
199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020355911585323101462657121112
学术搜索中的文章
NJ Howard, AM Tyrrell, NM Allinson - IEEE Transactions on Very Large Scale Integration …, 1994