作者
Bharadwaj S Amrutur, Mark A Horowitz
发表日期
1998/8
期刊
IEEE Journal of solid-state circuits
卷号
33
期号
8
页码范围
1208-1219
出版商
IEEE
简介
With the migration toward low supply voltages in low-power SRAM designs, threshold and supply voltage fluctuations will begin to have larger impacts on the speed and power specifications of SRAM's. We present techniques based on replica circuits which minimize the effect of operating conditions' variability on the speed and power. Replica memory cells and bitlines are used to create a reference signal whose delay tracks that of the bitlines. This signal is used to generate the sense clock with minimal slack time and control wordline pulsewidths to limit bitline swings. We implemented the circuits for two variants of the technique, one using bitline capacitance ratioing in a 1.2-/spl mu/m 8-kbyte SRAM, and the other using cell current ratioing in a 0.35-/spl mu/m 2-kbyte SRAM. Both the RAM's were measured to operate over a wide range of supply voltages, with the latter dissipating 3.6 mW at 150 MHz at 1 V and 5.2 …
引用总数
1999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202465711151115121326141321716142420116467543
学术搜索中的文章