作者
Taesang Cho, Hanho Lee, Jounsup Park, Chulgyun Park
发表日期
2011/5/15
研讨会论文
2011 IEEE International Symposium on Circuits and Systems (ISCAS)
页码范围
1259-1262
出版商
IEEE
简介
In this paper, we present a novel modified radix-2 5 algorithm for 512-point fast Fourier transform (FFT) computation and high-speed eight-parallel data-path architecture for multi-gigabit wireless personal area network (WPAN) systems. The proposed FFT processor can provide a high data throughput and low hardware complexity by using eight-parallel data-path and multi-path delay-feedback (MDF) structure. The modified radix-2 5 FFT algorithm is also realized in our processor to reduce the number of complex multiplications and twiddle factor look-up tables. The proposed FFT processor has been designed and implemented with 90nm CMOS technology in a supply voltage of 1.2V. The proposed 512-point modified radix-2 5 FFT/IFFT processor has a throughput rate of up to 2.8 GS/s at 350 MHz while requiring much smaller hardware complexity and low power consumption.
引用总数
201220132014201520162017201820192020202120222023559338443331
学术搜索中的文章
T Cho, H Lee, J Park, C Park - 2011 IEEE international symposium of circuits and …, 2011