作者
Jeyavijayan Rajendran, Youngok Pino, Ozgur Sinanoglu, Ramesh Karri
发表日期
2012/3/12
研讨会论文
2012 Design, Automation & Test in Europe Conference & Exhibition (DATE)
页码范围
953-958
出版商
IEEE
简介
The globalization of Integrated Circuit (IC) design flow is making it easy for rogue elements in the supply chain to pirate ICs, overbuild ICs, and insert hardware trojans; the IC industry is losing approximately $4 billion annually [1], [2]. One way to protect the ICs from these attacks is to encrypt the design by inserting additional gates such that correct outputs are produced only when specific inputs are applied to these gates. The state-of-the-art logic encryption technique inserts gates randomly into the design [3] and does not necessarily ensure that wrong keys corrupt the outputs. Our technique ensures that wrong keys corrupt the outputs. We relate logic encryption to fault propagation analysis in IC testing and develop a fault analysis based logic encryption technique. This technique achieves 50% Hamming distance between the correct and wrong outputs (ideal case) when a wrong key is applied. Furthermore, this 50 …
引用总数
20132014201520162017201820192020202120222023202466101832182328161795
学术搜索中的文章
J Rajendran, Y Pino, O Sinanoglu, R Karri - 2012 Design, Automation & Test in Europe Conference …, 2012