作者
Kofi Appiah, Andrew Hunter, Patrick Dickinson, Jonathan Owens
发表日期
2008/12/8
研讨会论文
2008 International Conference on Field-Programmable Technology
页码范围
177-184
出版商
IEEE
简介
This paper introduces a real-time connected component labelling algorithm designed for field programmable gate array (FPGA) implementation. The algorithm run-length encodes the image, and performs connected component analysis on this representation. The run-length encoding, together with other parts of the algorithm, is performed in parallel; sequential operations are minimized as the number of runs are typically less than the number of pixels. The architecture is designed mainly on Block RAM (i.e. internal RAM) of the FPGA. A comparison with the multi-pass algorithm in hardware and software is presented to show the advantages of the algorithm. The algorithm runs comfortably in real-time with reasonably low resource utilization, making integration with other real-time algorithms feasible.
引用总数
2008200920102011201220132014201520162017201820192020202120222023202413356434462321621
学术搜索中的文章
K Appiah, A Hunter, P Dickinson, J Owens - 2008 International Conference on Field-Programmable …, 2008