关注
Amandeep Kaur
Amandeep Kaur
在 iitj.ac.in 的电子邮件经过验证 - 首页
标题
引用次数
引用次数
年份
A 12-bit, 2.5-bit/Phase Column-Parallel Cyclic ADC
A Kaur, D Mishra, M Sarkar
IEEE Transactions on Very Large Scale Integration (VLSI) Systems 27 (1), 248-252, 2018
192018
Content Driven on-chip Compression and Time Efficient Reconstruction for Image Sensor Applications
A Kaur, D Mishra, S Jain, M Sarkar
IEEE Sensors Journal, 2018
122018
A low power low latency comparator for ramp ADC in CMOS imagers
A Kaur, M Sarkar
2016 IEEE International Symposium on Circuits and Systems (ISCAS), 1466-1469, 2016
122016
A 12-bit, 2.5-bit/cycle, 1 MS/s two-stage cyclic ADC, for high-speed CMOS image sensors
A Kaur, D Mishra, M Sarkar
2018 IEEE International Symposium on Circuits and Systems (ISCAS), 1-5, 2018
112018
On-Array Compressive Acquisition in CMOS Image Sensors Using Accumulated Spatial Gradients
A Kaur, D Mishra, KM Amogh, M Sarkar
IEEE Transactions on Circuits and Systems for Video Technology 31 (2), 523-532, 2020
102020
A power efficient image sensor readout with on-chip δ-interpolation using reconfigurable ADC
A Kaur, D Mishra, M Sarkar
IEEE Sensors Journal, 2019
62019
An on-Chip Interpolation Based Readout Scheme for Low-Power, High-Speed CMOS Image Sensors
A Kaur, D Mishra, M Sarkar
IEEE SENSORS, 2018, 2018
62018
A super-pixel based on-chip image compression for high speed CMOS image sensors
D Mishra, A Kaur, M Sarkar
2017 International Conference on Electron Devices and Solid-State Circuits …, 2017
62017
A low kickback noise and low power dynamic comparator
B Satapathy, A Kaur
2021 IEEE International Midwest Symposium on Circuits and Systems (MWSCAS …, 2021
52021
A High speed, Low Energy Comparator Based on Current Recycling Approach
B Satapathy, A Kaur
IEEE International Symposium on Circuits and Systems (ISCAS), 2021
52021
A 1.2 V, 33 ppm/° C, 40 nW, regeneration based BGR circuit for nanowatt CMOS LSIs
A Shrivastava, A Kaur, M Sarkar
2017 International SoC Design Conference (ISOCC), 111-112, 2017
32017
An input folding high speed cyclic ADC for column-parallel readout in CMOS image sensors
A Kaur, M Sarkar
2022 IEEE International Symposium on Circuits and Systems (ISCAS), 910-914, 2022
22022
On-chip Pixel Reconstruction using Simple CNN for Sparsely Read CMOS Image Sensor
W Kisku, A Kaur, D Mishra
2021 IEEE 3rd International Conference on Artificial Intelligence Circuits …, 2021
22021
A reconfigurable Cyclic ADC for Biomedical Applications
A Kaur, D Mishra
IEEE Biomedical Circuits and Systems Conference, 2019
22019
An Energy-efficient and High-speed Dynamic Comparator for Low-noise Applications
B Satapathy, A Kaur
Circuits, Systems, and Signal Processing 42 (9), 5108-5120, 2023
12023
An Intelligent System with Reduced Readout Power and Lightweight CNN for Vision Applications
W Kisku, A Kaur, D Mishra
IEEE Transactions on Circuits and Systems for Video Technology, 2023
12023
A Single Capacitor-Based Offset Reduction Technique for Energy-Efficient Dynamic Comparators
B Satapathy, A Kaur
2023 IEEE International Symposium on Circuits and Systems (ISCAS), 1-5, 2023
12023
A CMOS Image Sensor with column-parallel cyclic-SAR ADC
A Kaur, Karthik, M Sarkar
IEEE International Symposium on Circuits and Systems (ISCAS), 2020
12020
On Edge FPN Reduction in CMOS Image Sensor Using CNN with Attention Mechanism
S Kodam, W Kisku, A Kaur, D Mishra
2023 IEEE Asia Pacific Conference on Circuits and Systems (APCCAS), 289-293, 2023
2023
An Intelligent CMOS Image Sensor System Using Edge Information for Image Classification
W Kisku, P Khandelwal, A Kaur, D Mishra
2023 IEEE Asia Pacific Conference on Circuits and Systems (APCCAS), 314-318, 2023
2023
系统目前无法执行此操作,请稍后再试。
文章 1–20