Micro-pages: increasing DRAM efficiency with locality-aware data placement K Sudan, N Chatterjee, D Nellans, M Awasthi, R Balasubramonian, ... ACM SIGARCH Computer Architecture News 38 (1), 219-230, 2010 | 309 | 2010 |
Performance Analysis of NVMe SSDs and their Implication on Real World Databases Q Xu, H Siyamwala, M Ghosh, T Suri, M Awasthi, Z Guz, A Shayesteh, ... SYSTOR, 2015 | 203 | 2015 |
USIMM: the Utah SImulated Memory Module N Chatterjee, R Balasubramonian, M Shevgoor, SH Pugsley, AN Udipi, ... | 197 | 2012 |
Handling the problems and opportunities posed by multiple on-chip memory controllers M Awasthi, DW Nellans, K Sudan, R Balasubramonian, A Davis Proceedings of the 19th international conference on Parallel architectures …, 2010 | 177 | 2010 |
Efficient Scrub Mechanisms for Error-Prone Emerging Memories M Awasthi, M Shevgoor, K Sudan, B Rajendran, R Balasubramonian, ... HPCA, 2012 | 150 | 2012 |
Dynamic hardware-assisted software-controlled page placement to manage capacity allocation and sharing within large caches M Awasthi, K Sudan, R Balasubramonian, J Carter High Performance Computer Architecture, 2009. HPCA 2009. IEEE 15th …, 2009 | 131 | 2009 |
Data Management Scheme in Virtualized Hyperscale environments M Awasthi, R Brennan US Patent 11,669,247, 2023 | 109* | 2023 |
Understanding performance of I/O intensive containerized applications for NVMe SSDs J Bhimani, J Yang, Z Yang, N Mi, Q Xu, M Awasthi, R Pandurangan, ... Performance Computing and Communications Conference (IPCCC), 2016 IEEE 35th …, 2016 | 71 | 2016 |
A Fresh Perspective on Total Cost of Ownership Models for Flash Storage in Datacenters Z Yang, M Awasthi, M Ghosh, N Mi Cloud Computing Technology and Science (CloudCom), 2016 IEEE International …, 2016 | 58 | 2016 |
Docker Container Scheduler for I/O Intensive Applications running on NVMe SSDs J Bhimani, Z Yang, N Mi, J Yang, Q Xu, M Awasthi, R Pandurangan, ... IEEE Transactions on Multi-Scale Computing Systems, 2018 | 56 | 2018 |
Scalable and reliable communication for hardware transactional memory SH Pugsley, M Awasthi, N Madan, N Muralimanohar, R Balasubramonian Proceedings of the 17th international conference on Parallel architectures …, 2008 | 55 | 2008 |
Memory Centric Characterization and Analysis of SPEC CPU2017 Suite S Singh, M Awasthi Proceedings of the 2019 ACM/SPEC International Conference on Performance …, 2019 | 45 | 2019 |
Performance Analysis of Containerized Applications on Local and Remote Storage Q Xu, M Awasthi, KT Malladi, J Bhimani, J Yang, M Annavaram International Conference on Massive Storage Systems and Technology, MSST, 2017 | 40 | 2017 |
Prediction based dram row-buffer management in the many-core era M Awasthi, DW Nellans, R Balasubramonian, A Davis Parallel Architectures and Compilation Techniques (PACT), 2011 International …, 2011 | 37 | 2011 |
PREDICTOR-BASED MANAGEMENT OF DRAM ROW-BUFFERS DW Nellans, M Awasthi, R Balasubramonian, AL Davis US Patent 20,120,059,983, 2012 | 30 | 2012 |
Memory Device Having a Translation Layer with Multiple Associative Sectors Z Yang, S Hassani, M Awasthi US Patent 9,898,200, 2018 | 25 | 2018 |
Performance Characterization of Hyperscale Applications on NVMe SSDs Q Xu, H Siyamwala, M Ghosh, M Awasthi, T Suri, Z Guz, A Shayesteh, ... SIGMETRICS, 2015 | 25 | 2015 |
Fixed-Posit: A Floating-Point Representation For Error-Resilient Applications V Gohil, S Walia, J Mekie, M Awasthi IEEE Transactions on Circuits and Systems II: Express Briefs 68 (10), 3341-3345, 2021 | 20 | 2021 |
Rack-Level Scheduling For Reducing the Long Tail Latency Using High Performance SSDs Q Xu, K Malladi, M Awasthi US Patent App. 15/467,458, 2018 | 20 | 2018 |
Docker Characterization on High Performance SSDs Q Xu, M Awasthi, KT Malladi, J Bhimani, J Yang, M Annavaram IEEE International Symposium on Performance Analysis of Systems and Software …, 2017 | 19 | 2017 |