关注
Matheus Trevisan Moreira
Matheus Trevisan Moreira
Meta
在 meta.com 的电子邮件经过验证
标题
引用次数
引用次数
年份
Design and Implementation of a Standard Cell Library for Building Asynchronous ASICS
MT Moreira
Revista da Graduação 4 (1), 2011
912011
Blade--a timing violation resilient asynchronous template
D Hand, MT Moreira, HH Huang, D Chen, F Butzke, Z Li, M Gibiluka, ...
2015 21st IEEE International Symposium on Asynchronous Circuits and Systems …, 2015
742015
Return-to-one protocol for reducing static power in C-elements of QDI circuits employing m-of-n codes
MT Moreira, RA Guazzelli, NLV Calazans
2012 25th Symposium on Integrated Circuits and Systems Design (SBCCI), 1-6, 2012
522012
Impact of C-elements in asynchronous circuits
M Moreira, B Oliveira, F Moraes, N Calazans
Thirteenth International Symposium on Quality Electronic Design (ISQED), 437-343, 2012
512012
A 65nm standard cell set and flow dedicated to automated asynchronous circuits design
M Moreira, B Oliveira, J Pontes, N Calazans
2011 IEEE International SOC Conference, 99-104, 2011
462011
Hermes-glp: A gals network on chip router with power control techniques
J Pontes, M Moreira, R Soares, N Calazans
2008 IEEE Computer Society Annual Symposium on VLSI, 347-352, 2008
442008
Hermes-AA: A 65nm asynchronous NoC router with adaptive routing
JJH Pontes, MT Moreira, FG Moraes, NLV Calazans
23rd IEEE International SOC Conference, 493-498, 2010
342010
Semi-custom NCL design with commercial EDA frameworks: Is it possible?
M Moreira, A Neutzling, M Martins, A Reis, R Ribas, N Calazans
2014 20th IEEE International Symposium on Asynchronous Circuits and Systems …, 2014
332014
Hermes-A–an asynchronous NoC router with distributed routing
J Pontes, M Moreira, F Moraes, N Calazans
Integrated Circuit and System Design. Power and Timing Modeling …, 2011
312011
Adapting a C-element design flow for low power
M Moreira, B Oliveira, J Pontes, F Moraes, N Calazans
2011 18th IEEE International Conference on Electronics, Circuits, and …, 2011
302011
Automatic layout synthesis with ASTRAN applied to asynchronous cells
A Ziesemer, R Reis, MT Moreira, ME Arendt, NLV Calazans
2014 IEEE 5th Latin American Symposium on Circuits and Systems, 1-4, 2014
282014
Ncl+: Return-to-one null convention logic
MT Moreira, CHM Oliveira, RC Porto, NLV Calazans
2013 IEEE 56th International Midwest Symposium on Circuits and Systems …, 2013
272013
A bundled-data asynchronous circuit synthesis flow using a commercial EDA framework
M Gibiluka, MT Moreira, NLV Calazans
2015 Euromicro Conference on Digital System Design, 79-86, 2015
242015
Analysis and optimization of programmable delay elements for 2-phase bundled-data circuits
G Heck, LS Heck, A Singhvi, MT Moreira, PA Beerel, NLV Calazans
2015 28th international conference on VLSI design, 321-326, 2015
242015
Design of NCL gates with the ASCEnD flow
MT Moreira, CHM Oliveira, RC Porto, NLV Calazans
2013 IEEE 4th Latin American Symposium on Circuits and Systems (LASCAS), 1-4, 2013
242013
Automated synthesis of cell libraries for asynchronous circuits
M Trevisan, M Arendt, A Ziesemer, R Reis, NLV Calazans
Proceedings of the 27th Symposium on Integrated Circuits and Systems Design, 1-7, 2014
212014
Spatially distributed dual-spacer null convention logic design
MT Moreira, G Trojan, FG Moraes, NLV Calazans
Journal of Low Power Electronics 10 (3), 313-320, 2014
202014
NCL synthesis with conventional EDA tools: Technology mapping and optimization
MT Moreira, PA Beerel, MLL Sartori, NLV Calazans
IEEE Transactions on Circuits and Systems I: Regular Papers 65 (6), 1981-1993, 2017
192017
Lichen: Automated electrical characterization of asynchronous standard cell libraries
MT Moreira, CHM Oliveira, NLV Calazans, LC Ost
2013 Euromicro Conference on Digital System Design, 933-940, 2013
192013
Read your circuit: leveraging word embedding to guide logic optimization
WL Neto, MT Moreira, L Amaru, C Yu, PE Gaillardon
Proceedings of the 26th Asia and South Pacific Design Automation Conference …, 2021
182021
系统目前无法执行此操作,请稍后再试。
文章 1–20