关注
Samir Parikh
Samir Parikh
SAIC Innovation Centre
在 utoronto.ca 的电子邮件经过验证
标题
引用次数
引用次数
年份
A 32Gb/s wireline receiver with a low-frequency equalizer, CTLE and 2-tap DFE in 28nm CMOS
S Parikh, T Kao, Y Hidaka, J Jiang, A Toda, S Mcleod, W Walker, ...
2013 IEEE International Solid-State Circuits Conference Digest of Technical …, 2013
952013
A single-40 Gb/s dual-20 Gb/s serializer IC with SFI-5.2 interface in 65 nm CMOS
K Kanda, H Tamura, T Yamamoto, S Matsubara, M Kibune, Y Doi, ...
IEEE Journal of Solid-State Circuits 44 (12), 3580-3589, 2009
472009
A 3 Watt 39.8–44.6 Gb/s dual-mode SFI5. 2 SerDes chip set in 65 nm CMOS
N Nedovic, A Kristensson, S Parikh, S Reddy, S McLeod, N Tzartzanis, ...
IEEE journal of solid-state circuits 45 (10), 2016-2029, 2010
362010
Bot networks
WP Chen, L Liu, M Bahrami, S Parikh, P Junhee
US Patent 10,997,258, 2021
232021
A 4-channel 10.3 Gb/s transceiver with adaptive phase equalizer for 4-to-41dB loss PCB channel
Y Hidaka, T Horie, Y Koyanagi, T Miyoshi, H Osone, S Parikh, S Reddy, ...
2011 IEEE International Solid-State Circuits Conference, 346-348, 2011
222011
A CMOS image sensor for DNA microarrays
S Parikh, G Gulak, P Chow
2007 IEEE Custom Integrated Circuits Conference, 821-824, 2007
202007
Voltage regulation circuit
S Parikh
US Patent App. 14/248,175, 2015
192015
Teaching a robot to place objects in dynamic environments
S Parikh
US Patent 9,977,965, 2018
132018
A 2× 22Gb/s SFI5. 2 CDR/deserializer in 65nm CMOS technology
N Nedovic, S Parikh, A Kristensson, N Tzartzanis, W Walker, S Reddy, ...
2009 Symposium on VLSI Circuits, 10-11, 2009
112009
Robotic device task learning
S Parikh, WG Louie
US Patent 11,014,231, 2021
82021
Oscillator with adjustable frequency
S Parikh
US Patent 9,331,677, 2016
62016
Amplifier circuit with variable tuning precision
S Parikh
US Patent 8,493,149, 2013
62013
A system design methodology for reducing system integration time and facilitating modular design verification
L Shannon, B Fort, S Parikh, A Patel, M Saldana, P Chow
2006 International Conference on Field Programmable Logic and Applications, 1-6, 2006
62006
Quarter-rate speculative decision feedback equalizer
S Parikh
US Patent 9,106,461, 2015
52015
Designing an fpga soc using a standardized ip block interface
L Shannon, B Fort, S Parikh, A Patel, M Saldana, P Chow
Proceedings. 2005 IEEE International Conference on Field-Programmable …, 2005
52005
Current-mode driver with built-in continuous-time linear equalization
S Parikh
US Patent 9,496,963, 2016
42016
A DC-46Gb/s 2: 1 multiplexer and source-series terminated driver in 20nm CMOS technology
JH Jiang, S Parikh, M Lionbarger, N Nedovic, T Yamamoto
2014 IEEE Asian Solid-State Circuits Conference (A-SSCC), 377-380, 2014
42014
Simulation technology for free flight system performance and survivability analysis
JC Knight, SM Parikh
Proceedings. The 21st Digital Avionics Systems Conference 2, 13D5-13D5, 2002
42002
Sliced architecture for a current mode driver
S Parikh, N Nedovic
US Patent App. 15/250,767, 2018
32018
Algorithmic matching of a deskew channel
S Parikh, N Nedovic, WW Walker
US Patent 8,432,995, 2013
32013
系统目前无法执行此操作,请稍后再试。
文章 1–20