关注
VINOD KUMAR JOSHI
VINOD KUMAR JOSHI
MIT, Manipal
在 manipal.edu 的电子邮件经过验证 - 首页
标题
引用次数
引用次数
年份
Spintronics: A contemporary review of emerging electronics devices
VK Joshi
Engineering science and technology, an international journal 19 (3), 1503-1513, 2016
2722016
Spintronic devices: a promising alternative to CMOS devices
P Barla, VK Joshi, S Bhat
Journal of Computational Electronics 20 (2), 805-837, 2021
1862021
From MTJ device to hybrid CMOS/MTJ circuits: A review
VK Joshi, P Barla, S Bhat, BK Kaushik
IEEE Access 8, 194105-194146, 2020
692020
A novel low power and reduced transistor count magnetic arithmetic logic unit using hybrid STT-MTJ/CMOS circuit
P Barla, VK Joshi, S Bhat
IEEE Access 8, 6876-6889, 2020
342020
Design and analysis of LIM hybrid MTJ/CMOS logic gates
P Barla, D Shet, VK Joshi, S Bhat
2020 5th International Conference on Devices, Circuits and Systems (ICDCS …, 2020
162020
A novel self write-terminated driver for hybrid STT-MTJ/CMOS LIM structure
P Barla, VK Joshi, S Bhat
Ain Shams Engineering Journal 12 (2), 1839-1847, 2021
152021
Design and analysis of SHE-assisted STT MTJ/CMOS logic gates
P Barla, VK Joshi, S Bhat
Journal of Computational Electronics 20 (5), 1964-1976, 2021
142021
Comparative study of 7T, 8T, 9T and 10T SRAM with conventional 6T SRAM cell using 180 nm technology
VK Joshi, HC Lobo
Advanced Computing and Communication Technologies, 25-40, 2016
132016
Design of high speed carry select adder using modified parallel prefix adder
AR Hebbar, P Srivastava, VK Joshi
Procedia computer science 143, 317-324, 2018
112018
Field-free switching of VG-SOT-pMTJ device through the interplay of SOT, exchange bias, and VCMA effects
S Alla, V Kumar Joshi, S Bhat
Journal of Applied Physics 134 (1), 2023
82023
Voltage-Gated Spin-Orbit Torque Magnetic Tunnel Junction model analysis
S Alla, VK Joshi, S Bhat
2022 International Conference on Distributed Computing, VLSI, Electrical …, 2022
62022
A comparative study of NC and PP-SRAM cells with 6T SRAM cell using 45nm CMOS technology
VK Joshi, S Borkar
2016 International Conference on Advances in Electrical, Electronic and …, 2016
62016
Design of a novel non‐volatile hybrid spintronic true random number generator
S Jape, VK Joshi, P Barla
International Journal of Circuit Theory and Applications, 2022
42022
A Novel Auto-Write-Stopping Circuit for SHE+ STT-MTJ/CMOS Hybrid ALU
P Barla, VK Joshi, S Bhat
IEEE Transactions on Electron Devices 69 (4), 1683-1690, 2022
32022
Design and Evaluation of a Self Write-Terminated Hybrid MTJ/CMOS Full Adder Based on LIM Structure
P Barla, VK Joshi, S Bhat
Journal of Circuits, Systems and Computers, 2250146, 2022
32022
DRV evaluation of 6T SRAM cell using efficient optimization techniques
VK Joshi, C Nayak
Active and Passive Electronic Components 2018, 2018
32018
Design and evaluation of hybrid SHE+ STT-MTJ/CMOS full adder based on LIM architecture
P Barla, VK Joshi, S Bhat
IOP Conference Series: Materials Science and Engineering 1187 (1), 012015, 2021
22021
A novel time-domain in-memory computing unit using STT-MRAM
A Saha, S Alla, VK Joshi
Microelectronic Engineering, 112128, 2023
12023
Design and Analysis of Self-write-terminated Hybrid STT-MTJ/CMOS Logic Gates using LIM Architecture
P Barla, VK Joshi, S Bhat
2021 IEEE International Conference on Distributed Computing, VLSI …, 2021
12021
DRV Evaluation of 6T SRAM Cell Using 45nm Technology
VK Joshi, C Chetana
2019 2nd International Conference on Innovations in Electronics, Signal …, 2019
12019
系统目前无法执行此操作,请稍后再试。
文章 1–20