关注
Shobhit Srivastava
Shobhit Srivastava
PhD Scholar | National Institute of Technology, Surat
在 eced.svnit.ac.in 的电子邮件经过验证 - 首页
标题
引用次数
引用次数
年份
Proposal and investigation of area scaled nanosheet tunnel FET: A physical insight
S Srivastava, S Panwar, A Acharya
IEEE Transactions on Electron Devices 69 (8), 4693-4699, 2022
202022
Investigation of self-heating effect in tree-FETs by interbridging stacked nanosheets: a reliability perspective
S Srivastava, M Shashidhara, A Acharya
IEEE Transactions on Device and Materials Reliability 23 (1), 58-63, 2022
122022
Performance evaluation of high-κ dielectric ferro-spacer engineered Si/SiGe hetero-junction line TFETs: a TCAD approach
S Panwar, S Srivastava, M Shashidhara, A Acharya
IEEE Transactions on Dielectrics and Electrical Insulation 30 (3), 1066-1071, 2023
62023
Investigation of field-free switching of 2-D material-based spin–orbit torque magnetic tunnel junction
M Shashidhara, V Nehra, S Srivatsava, S Panwar, A Acharya
IEEE Transactions on Electron Devices 70 (3), 1430-1435, 2023
52023
Performance investigation of source/drain extension region on nanosheet FET: a digital design perspective
S Srivastava, S Panwar, M Shashidhara, N Bagga, D Joshi, A Acharya
2023 Silicon Nanoelectronics Workshop (SNW), 79-80, 2023
32023
Influences of source/drain extension region on thermal behavior of stacked nanosheet FET
S Srivastava, S Panwar, M Shashidhara, L Chandra, N Mishra, A Acharya
IEEE Transactions on Electron Devices, 2024
22024
Challenges and future scope of gate-all-around (GAA) transistors: Physical insights of device-circuit interactions
S Srivastava, A Acharya
Device Circuit Co-Design Issues in FETs, 231-258, 2024
22024
Understanding the Impact of Extension Region on Stacked Nanosheet FET: Analog Design Perspective
S Srivastava, M Shashidhara, S Panwar, S Yadav, A Acharya
Solid-State Electronics 208, 108758, 2023
22023
9t sram cell for computation-in-memory architectures: Proposal & investigation
AK Gupta, P Joshi, S Srivastava, S Panwar, RS Shekhawat, AS Kilak, ...
2023 IEEE Devices for Integrated Circuit (DevIC), 282-286, 2023
22023
Performance optimization of epitaxial-layer based Si/SiGe hetero-junction area scaled tunnel FET label-free biosensors considering steric hindrance
S Panwar, S Srivastava, M Shashidhara, D Joshi, A Acharya
Solid-State Electronics 210, 108810, 2023
12023
11 Challenges and future scope of gate-all-around (GAA) transistors
S Srivastava, A Acharya
Device Circuit Co-Design Issues in FETs, 231, 2023
12023
Comprehensive Investigation of Back Gate Biasing on Performance of Line TFETs
S Panwar, S Srivastava, M Shashidhara, P Dubey, D Joshi, A Acharya
2023 Silicon Nanoelectronics Workshop (SNW), 81-82, 2023
12023
Performance Analysis of III-V Hetero/Homojunction TFETs: an Analog Circuit Design Perspective
AK Yadav, S Panwar, S Srivastava, A Acharya
Silicon 14 (18), 12525-12539, 2022
12022
Impact of S/D Extension Length and Sheet Stacking on Transient Behavior of Nanosheet FETs
S Srivastava, S Doge, S Panwar, M Shashidhara, V Garg, S Yadav, ...
2024 IEEE International Symposium on Circuits and Systems (ISCAS), 1-4, 2024
2024
Proposal & Investigation of Schottky Ring Engineered Reconfigurable Nanowire Transistor
S Panwar, S Srivastava, M Shashidhara, N Chatterji, P Dubey, D Joshi, ...
2024 IEEE International Symposium on Circuits and Systems (ISCAS), 1-4, 2024
2024
Impact of Unconventional Torque on the Performance of Weyl-Semimetal-Based SOT-MTJ: A Micromagnetic Study
M Shashidhara, S Srivatsava, S Panwar, V Nehra, R Kamal, A Acharya
IEEE Transactions on Electron Devices, 2024
2024
Epitaxial Layer‐Based Si/SiGe Hetero‐Junction Line Tunnel FETs: A Physical Insight
A Acharya, S Panwar, S Srivastava, M Shashidhara
Advanced Ultra Low‐Power Semiconductor Devices: Design and Applications, 165-186, 2023
2023
Spin-orbit torque magnetic tunnel junction based on 2-D materials: Impact of bias-layer on device performance
M Shashidhara, S Srivastava, S Panwar, A Acharya
Solid-State Electronics 208, 108757, 2023
2023
Configurable 8T SRAM-based Computing In-Memory Architecture for Enabling Shift Operation and Multibit Dot-Product Engines
C Yeswanth, S Panwar, S Srivastava, D Joshi, M Shashidhara, A Acharya
2023 IEEE Devices for Integrated Circuit (DevIC), 330-334, 2023
2023
系统目前无法执行此操作,请稍后再试。
文章 1–19