关注
Janak H. Patel
Janak H. Patel
Electrical and Computer Engineering, University of Illinois at Urbana-Champaign
在 illinois.edu 的电子邮件经过验证
标题
引用次数
引用次数
年份
Performance of processor-memory interconnections for multiprocessors
Patel
IEEE Transactions on Computers 100 (10), 771-780, 1981
10551981
HITEC: A test generation package for sequential circuits
T Niermann, JH Patel
Proceedings of the European Conference on Design Automation., 214-218, 1991
8911991
A low-overhead coherence solution for multiprocessors with private cache memories
MS Papamarcos, JH Patel
Proceedings of the 11th annual international symposium on Computer …, 1984
8391984
Test set compaction algorithms for combinational circuits
I Hamzaoglu, JH Patel
Proceedings of the 1998 IEEE/ACM international conference on Computer-aided …, 1998
6211998
Stride directed prefetching in scalar processors
JWC Fu, JH Patel, BL Janssens
ACM SIGMICRO Newsletter 23 (1-2), 102-110, 1992
4991992
Reducing test application time for full scan embedded cores
I Hamzaoglu, JH Patel
Digest of Papers. Twenty-Ninth Annual International Symposium on Fault …, 1999
4671999
Concurrent error detection in ALU's by recomputing with shifted operands
Patel, Fung
IEEE Transactions on Computers 100 (7), 589-595, 1982
4321982
PROOFS: A fast, memory-efficient sequential circuit fault simulator
TM Niermann, WT Cheng, JH Patel
IEEE Transactions on Computer-Aided Design of Integrated Circuits and …, 1992
4201992
Reliability of scrubbing recovery-techniques for memory systems
AM Saleh, JJ Serrano, JH Patel
IEEE transactions on reliability 39 (1), 114-122, 1990
2881990
Sequential circuit test generation in a genetic algorithm framework
EM Rudnick, JH Patel, GS Greenstein, TM Niermann
Proceedings of the 31st annual Design Automation Conference, 698-704, 1994
2601994
Accurate low-cost methods for performance evaluation of cache memory systems
S Laha, JH Patel, RK Iyer
IEEE Transactions on computers 37 (11), 1325-1336, 1988
2451988
Sequential circuit test generation using dynamic state traversal
MS Hsiao, EM Rudnick, JH Patel
Proceedings European Design and Test Conference. ED & TC 97, 22-28, 1997
2141997
Data prefetching in multiprocessor vector cache memories
JWC Fu, JH Patel
ACM SIGARCH Computer Architecture News 19 (3), 54-63, 1991
2131991
New techniques for deterministic test pattern generation
I Hamzaoglu, JH Patel
Journal of Electronic Testing 15, 63-73, 1999
2001999
An optimization based approach to the partial scan design problem
V Chickermane, JH Patel
Proceedings. International Test Conference 1990, 377-386, 1990
1911990
Processor-memory interconnections for multiprocessors
JH Patel
Proceedings of the 6th Annual Symposium on Computer Architecture, 168-177, 1979
1891979
A case study on the implementation of the Illinois scan architecture
FF Hsu, KM Butler, JH Patel
Proceedings International Test Conference 2001 (Cat. No. 01CH37260), 538-547, 2001
1782001
A gate-level simulation environment for alpha-particle-induced transient faults
H Cha, EM Rudnick, JH Patel, RK Iyer, GS Choi
IEEE Transactions on Computers 45 (11), 1248-1256, 1996
1741996
A logic-level model for/spl alpha/-particle hits in CMOS circuits
H Cha, JH Patel
Proceedings of 1993 IEEE International Conference on Computer Design ICCD'93 …, 1993
1561993
A fault oriented partial scan design approach
V Chickermane, JH Patel
1991 IEEE International Conference on Computer-Aided Design Digest of …, 1991
1551991
系统目前无法执行此操作,请稍后再试。
文章 1–20