A 6.5-to-8GHz cascaded dual-fractional-N digital PLL achieving-63.7 dBc fractional spurs with 50MHz reference

D Xu, Y Zhang, H Huang, Z Sun, B Liu… - 2023 IEEE Custom …, 2023 - ieeexplore.ieee.org
D Xu, Y Zhang, H Huang, Z Sun, B Liu, AA Fadila, J Qiu, Z Liu, W Wang, Y Xiong, W Madany
2023 IEEE Custom Integrated Circuits Conference (CICC), 2023ieeexplore.ieee.org
As well as low jitter performance, modern wireless communication standards also require
low-spurious PLLs, since spurs cause the violation of emission masks and worse inter-
carrier interference (ICI) in OFDM systems like 5G. Cascaded PLLs have been recently
exploited for low-jitter frequency synthesis with a large frequency multiplication ratio N [1].
Previous fractional cascaded PLLs use a 1 st-stage fractional-N PLL and a 2 nd-stage
integer-N PLL [2] or a 1 st stage integer-N PLL and a 2 nd-stage fractional-N PLL [3]. Similar …
As well as low jitter performance, modern wireless communication standards also require low-spurious PLLs, since spurs cause the violation of emission masks and worse inter-carrier interference (ICI) in OFDM systems like 5G. Cascaded PLLs have been recently exploited for low-jitter frequency synthesis with a large frequency multiplication ratio N [1]. Previous fractional cascaded PLLs use a 1 st -stage fractional-N PLL and a 2 nd -stage integer-N PLL [2] or a 1 st stage integer-N PLL and a 2 nd -stage fractional-N PLL [3]. Similar to single-stage PLLs, fractional spurs are degraded at near-integer channels in the conventional cascaded PLLs since those spurs appear at too low offset frequencies to be filtered by PLL loop function. To meet the ever-growing demand on low spur levels, the fractional spurs in cascaded PLLs must be suppressed.
ieeexplore.ieee.org
以上显示的是最相近的搜索结果。 查看全部搜索结果