Transistors with high concentration of boron doped germanium
AS Murthy, GA Glass, T Ghani, R Pillarisetty… - US Patent …, 2014 - Google Patents
Techniques are disclosed for forming transistor devices hav ing source and drain regions
with high concentrations of boron doped germanium. In some embodiments, an in situ boron …
with high concentrations of boron doped germanium. In some embodiments, an in situ boron …
Contact resistance reduction employing germanium overlayer pre-contact metalization
GA Glass, AS Murthy, T Ghani - US Patent 8,994,104, 2015 - Google Patents
US8994104B2 - Contact resistance reduction employing germanium overlayer pre-contact
metalization - Google Patents US8994104B2 - Contact resistance reduction employing …
metalization - Google Patents US8994104B2 - Contact resistance reduction employing …
Shallow trench isolation process
MT Currie, AJ Lochtefeld - US Patent 7,504,704, 2009 - Google Patents
US7504704B2 - Shallow trench isolation process - Google Patents US7504704B2 -
Shallow trench isolation process - Google Patents Shallow trench isolation process …
Shallow trench isolation process - Google Patents Shallow trench isolation process …
Method of fabricating a semiconductor structure
TML Guo, CC Chien, SY Chan, CL Yang… - US Patent …, 2012 - Google Patents
A method of fabricating a semiconductor structure, in which after an etching process is
performed to form at least one recess within a semiconductor beside a gate structure, a …
performed to form at least one recess within a semiconductor beside a gate structure, a …
Method for fabricating fin-shaped field-effect transistor
CW Hung, JR Wu, CS Huang - US Patent 8,765,546, 2014 - Google Patents
2009, O124056 A1 5, 2009 Chen 2013/02998.94 A1* 11/2013 Sakuma et al...... 257,326
2009, O142931 A1 6, 2009 W. 2013/0306967 A1* 11/2013 Hoentschel et al. 257/48 tang …
2009, O142931 A1 6, 2009 W. 2013/0306967 A1* 11/2013 Hoentschel et al. 257/48 tang …
Column IV transistors for PMOS integration
GA Glass, AS Murthy - US Patent 9,437,691, 2016 - Google Patents
Techniques are disclosed for forming column IV transistor devices having source/drain
regions with high concentra tions of germanium, and exhibiting reduced parasitic resis tance …
regions with high concentra tions of germanium, and exhibiting reduced parasitic resis tance …
Relaxed SiGe platform for high speed CMOS electronics and high speed analog circuits
EA Fitzgerald - US Patent 7,256,142, 2007 - Google Patents
4,997,776 5,013,681 5,034,348 5,089,872 5,091,767 5,108,946 5,155,571 5,166,084
5,177.583 5, 198,689 5,202,284 5,207,864 5,208, 182 5,212,110 5,212,112 5,217.923 …
5,177.583 5, 198,689 5,202,284 5,207,864 5,208, 182 5,212,110 5,212,112 5,217.923 …
Selective germanium P-contact metalization through trench
GA Glass, AS Murthy, T Ghani - US Patent 9,117,791, 2015 - Google Patents
33AS is significantly reduce contact resistance. Numerous transistor configurations and
suitable fabrication processes will be apparent in light of this disclosure, including both …
suitable fabrication processes will be apparent in light of this disclosure, including both …
Strained-semiconductor-on-insulator device structures with elevated source/drain regions
TA Langdo, MT Currie, R Hammond… - US Patent …, 2008 - Google Patents
US7420201B2 - Strained-semiconductor-on-insulator device structures with elevated source/drain
regions - Google Patents US7420201B2 - Strained-semiconductor-on-insulator device …
regions - Google Patents US7420201B2 - Strained-semiconductor-on-insulator device …
Methods of fabricating contact regions for FET incorporating SiGe
E Fitzgerald - US Patent App. 11/412,262, 2006 - Google Patents
Structures and methods for fabricating high speed digital, analog, and combined
digital/analog systems using pla narized relaxed SiGe as the materials platform. The relaxed …
digital/analog systems using pla narized relaxed SiGe as the materials platform. The relaxed …