Design of two Low-Power full adder cells using GDI structure and hybrid CMOS logic style

V Foroutan, MR Taheri, K Navi, AA Mazreah - Integration, 2014 - Elsevier
Full adder is one of the most important digital components for which many improvements
have been made to improve its architecture. In this paper, we present two new symmetric …

Domino logic designs for high-performance and leakage-tolerant applications

F Moradi, TV Cao, EI Vatajelu, A Peiravi, H Mahmoodi… - Integration, 2013 - Elsevier
Robustness of high fan-in domino circuits is degraded by technology scaling due to
exponential increase in leakage. In this paper, we propose several domino logic circuit …

A simple circuit approach to reduce delay variations in domino logic gates

G Palumbo, M Pennisi, M Alioto - IEEE Transactions on Circuits …, 2012 - ieeexplore.ieee.org
In this paper, a simple approach to reduce delay variations in domino logic gates is
proposed. Previous analysis by the same authors showed that delay variations in domino …

A low-power fast tag comparator by modifying charging scheme of wide fan-in dynamic OR gates

M Nasserian, M Kafi-Kangi, M Maymandi-Nejad… - Integration, 2016 - Elsevier
In this paper, a new charging scheme for reducing the power consumption of dynamic
circuits is presented. The proposed technique is suitable for large fan-in gates where the …

High speed wide fan‐in designs using clock controlled dual keeper domino logic circuits

A Anita Angeline, VS Kanchana Bhaaskaran - ETRI Journal, 2019 - Wiley Online Library
Clock Controlled Dual keeper Domino logic structures (CCDD _1 and CCDD _2) for
achieving a high‐speed performance with low power consumption and a good noise margin …

Ultra-low power FinFET-based domino circuits

AK Dadoria, K Khare, TK Gupta… - International Journal of …, 2017 - Taylor & Francis
Aggressive scaling of single-gate CMOS device face greater challenge in nanometre
technology as sub-threshold and gate-oxide leakage currents increase exponentially with …

Ultra-low-power carbon nanotube FET-based quaternary logic gates

F Sharifi, MH Moaiyeri, K Navi… - International Journal of …, 2016 - Taylor & Francis
This paper presents low-power carbon nanotube field-effect transistor (CNTFET)-based
quaternary logic circuits. The proposed quaternary circuits are designed based on the …

Novel timing yield improvement circuits for high-performance low-power wide fan-in dynamic OR gates

H Mostafa, M Anis, M Elmasry - IEEE Transactions on Circuits …, 2011 - ieeexplore.ieee.org
Dynamic gates are preferred in the design of high-performance modules in modern
microprocessors due to the relatively high speed of dynamic gates compared with that of …

Performance evaluation of domino logic circuits for wide fan-in gates with FinFET

AK Dadoria, K Khare, U Panwar, A Jain - Microsystem Technologies, 2018 - Springer
Power dissipation, propagation delay and noise are major issues in digital circuit design. In
this paper, a new leakage-tolerant domino circuit is presented which has lower power …

Fast and high-performing 1-bit full adder circuit based on input switching activity patterns and gate diffusion input technique

I Hussain, S Chaudhury - Circuits, Systems, and Signal Processing, 2021 - Springer
For computational arithmetic, a full adder is the primary logic units in VLSI applications. A
new full adder circuit design has been presented in this article which is based on input …