Next generation of exascale-class systems: Exanest project and the status of its interconnect and storage development

M Katevenis, R Ammendola, A Biagioni… - Microprocessors and …, 2018 - Elsevier
The ExaNeSt project started on December 2015 and is funded by EU H2020 research
framework (call H2020-FETHPC-2014, n. 671553) to study the adoption of low-cost, Linux …

[HTML][HTML] INRFlow: An interconnection networks research flow-level simulation framework

J Navaridas, JA Pascual, A Erickson, IA Stewart… - Journal of parallel and …, 2019 - Elsevier
This paper presents INRFlow, a mature, frugal, flow-level simulation framework for modelling
large-scale networks and computing systems. INRFlow is designed to carry out performance …

Unilogic: A novel architecture for highly parallel reconfigurable systems

AD Ioannou, K Georgopoulos, P Malakonakis… - ACM Transactions on …, 2020 - dl.acm.org
One of the main characteristics of High-performance Computing (HPC) applications is that
they become increasingly performance and power demanding, pushing HPC systems to …

[图书][B] Resource Elastic Dynamic Stream Processing on FPGAs Exemplified on Database Acceleration

KN Manev - 2022 - search.proquest.com
While FPGAs are becoming mainstream in the deployment of datacenters and cloud
systems, they are mostly used as updatable ASICs. This thesis shows that it is feasible to …

Performance and energy footprint assessment of FPGAs and GPUs on HPC systems using astrophysics application

D Goz, G Ieronymakis, V Papaefstathiou, N Dimou… - Computation, 2020 - mdpi.com
New challenges in Astronomy and Astrophysics (AA) are urging the need for many
exceptionally computationally intensive simulations.“Exascale”(and beyond) computational …

CHIPP: INAF pilot project for HTC, HPC and HPDA

G Taffoni, U Becciani, B Garilli, G Maggio… - arXiv preprint arXiv …, 2020 - arxiv.org
CHIPP (Computing HTC in INAF Pilot Project) is an Italian project funded by the Italian
Institute for Astrophysics (INAF) and promoted by the ICT office of INAF. The main purpose of …

Optimized page fault handling during RDMA

A Psistakis, N Chrysos, F Chaix… - … on Parallel and …, 2022 - ieeexplore.ieee.org
Remote Direct Memory Access (RDMA) is widely used in High-Performance Computing
(HPC) while making inroads in datacenters and accelerators. State-of-the-art RDMA engines …

Virtualized multi-channel rdmawith software-defined scheduling

K Paraskevas, N Chrysos, V Papaefstathiou… - Procedia Computer …, 2018 - Elsevier
In HPC, low latency communication between remote processes is crucial to application
performance. InfiniBand networks can reduce the latency but require special and costly …

APEIRON: a Framework for High Level Programming of Dataflow Applications on Multi-FPGA Systems

R Ammendola, A Biagioni, C Chiarini… - EPJ Web of …, 2024 - epj-conferences.org
High Energy Physics (HEP) Trigger and Data Acquisition systems (TDAQs) need ever
increasing throughput and real-time data analytics capabilities either to improve particle …

PART: Pinning avoidance in RDMA technologies

A Psistakis, N Chrysos, F Chaix… - 2020 14th IEEE/ACM …, 2020 - ieeexplore.ieee.org
State-of-the-art Remote Direct Memory Access (RDMA) engines pin communication buffers,
complicating the programming model, limiting the memory utilization, and mandating a …