Dtm-nuca: dynamic texture mapping-nuca for energy-efficient graphics rendering
D Corbalán-Navarro, JL Aragón… - 2022 30th Euromicro …, 2022 - ieeexplore.ieee.org
Modern mobile GPUs integrate an increasing number of shader cores to speedup the
execution of graphics workloads. Each core integrates a private Texture Cache to apply …
execution of graphics workloads. Each core integrates a private Texture Cache to apply …
Evaluation of leakage reduction alternatives for deep submicron dynamic nonuniform cache architecture caches
Wire delays and leakage energy consumption are both growing problems in designing large
on-chip caches. Nonuniform cache architecture (NUCA) is a wire-delay aware design …
on-chip caches. Nonuniform cache architecture (NUCA) is a wire-delay aware design …
Exploring the relationship between architectures and management policies in the design of NUCA-based chip multicore systems
The last level on-chip cache (LLC) is becoming bigger and more complex to effectively
support the various localities coming from multiple cores and threads running concurrently in …
support the various localities coming from multiple cores and threads running concurrently in …
Exploiting replication to improve performances of NUCA-based CMP systems
Improvements in semiconductor nanotechnology made chip multiprocessors the reference
architecture for high-performance microprocessors. CMPs usually adopt large Last-Level …
architecture for high-performance microprocessors. CMPs usually adopt large Last-Level …
A new edge-based text verification approach for video
In this paper, we propose a new edge-based text verification approach for video. Based on
the investigation of the relation between candidate blocks and their neighbor areas, the …
the investigation of the relation between candidate blocks and their neighbor areas, the …
Re-NUCA: Boosting CMP performance through block replication
Chip Multiprocessor (CMP) systems have become the reference architecture for designing
micro-processors, thanks to the improvements in semiconductor nanotechnology that have …
micro-processors, thanks to the improvements in semiconductor nanotechnology that have …
A workload independent energy reduction strategy for D-NUCA caches
P Foglia, M Comparetti - The Journal of Supercomputing, 2014 - Springer
Wire delays and leakage energy consumption are both growing problems in the design of
large on chip caches built in deep submicron technologies. D-NUCA caches (Dynamic …
large on chip caches built in deep submicron technologies. D-NUCA caches (Dynamic …
Analysis of performance dependencies in NUCA-based CMP systems
Improvements in semiconductor nanotechnology have continuously provided a crescent
number of faster and smaller per-chip transistors. Consequent classical techniques for …
number of faster and smaller per-chip transistors. Consequent classical techniques for …
A novel indoor localization system for healthcare environments
J Wyffels, JP Goemaere, P Verhoeve… - 2012 25th IEEE …, 2012 - ieeexplore.ieee.org
This paper proposes a novel indoor localization system, specifically designed for use in
healthcare environments. The challenge for this indoor localization project is to decide in …
healthcare environments. The challenge for this indoor localization project is to decide in …
Toward a scalable working set size estimation method and its application for chip multiprocessors
AM Dani, B Amrutur, YN Srikant - IEEE Transactions on …, 2012 - ieeexplore.ieee.org
It is essential to accurately estimate the working set size (WSS) of an application for various
optimizations such as to partition cache among virtual machines or reduce leakage power …
optimizations such as to partition cache among virtual machines or reduce leakage power …