A 5 Gb/s transmitter with a TDR-based self-calibration of preemphasis strength

YH Seo, YS Kim, HJ Park, JY Sim - IEEE Transactions on …, 2010 - ieeexplore.ieee.org
This brief presents a differentially terminated CML transmitter with a self-calibration scheme
based on time-domain reflectometry for preemphasis strength control. Without any …

Design and Research on an Efficient Self Calibration of Chip Internal Clock

L He, Y Zhang, L Yang, M Li, Z Ning… - 2023 3rd …, 2023 - ieeexplore.ieee.org
Clock is one of the most important signals in a chip. However, due to changes in materials,
packaging, process, temperature, and other manufacturing processes, there may be …

Open‐loop per‐pin skew compensation with lock fault detector for parallel NAND flash memory interface

KT Kang, SY Kim, KY Lee - Electronics Letters, 2018 - Wiley Online Library
An open‐loop per‐pin skew compensation with lock fault detection is presented. The
proposed circuit employs an open‐loop reference selector, a two‐stage open‐loop delay …

Toward realizing power scalable and energy proportional high-speed wireline links

T Anand - 2015 - ideals.illinois.edu
Growing computational demand and proliferation of cloud computing has placed high-speed
serial links at the center stage. Due to saturating energy efficiency improvements over the …

[图书][B] Analysis and Design on Low-Power Multi-Gb/s Serial Links

K Hu - 2011 - search.proquest.com
High speed serial links are critical components for addressing the growing demand for I/O
bandwidth in next-generation computing applications, such as many-core systems …

27.3: 1.2 Gbps GDDR3 Physical Layer for 3D AMOLED Panel

MS Hwang, K Shin, WJ Choe, SS Kim… - … Symposium Digest of …, 2011 - Wiley Online Library
Abstract A 1.2‐Gbps GDDR3 physical layer (PHY) circuit for flat panel displays is presented.
To reduce the channel skew and to make the clock robust against power supply noise, an …

A Self-Calibrating Per-Pin Phase Adjuster for Source Synchronous Double Data Rate Signaling in Parallel Interface

YC Jang - IEICE transactions on fundamentals of electronics …, 2011 - search.ieice.org
A self-calibrating per-pin phase adjuster, which does not require any feedback from the
slave chip and a multi-phase clock in the master and slave chips, is proposed for a high …